# An Introduction to Digital Logic: From Binary to Transistors Section 1: Introduction to Digital Logic

Digital logic is the cornerstone upon which the vast edifice of modern electronic technology is built. It is a discipline that employs the principles of Boolean algebra to perform calculations and make logical decisions within electronic circuits.<sup>1</sup> At its heart, digital logic deals with electrical signals that are constrained to one of two discrete states, forming a binary system that underpins everything from simple electronic devices to the most powerful supercomputers.<sup>2</sup> This system allows for the manipulation of these signals to execute a wide array of tasks, from basic arithmetic to intricate computational processes.<sup>2</sup>

## 1.1 What is Digital Logic?

Digital logic, in essence, is the application of logical principles to digital circuits. These circuits are designed to process information represented in a binary format, meaning they operate based on two distinct voltage levels or states. The mathematical framework governing these operations is Boolean algebra, named after George Boole, which provides a systematic way to describe and analyze logical relationships. Digital logic circuits control the flow of electricity through specialized components called logic gates, which perform fundamental logical functions like AND, OR, and NOT. By combining these gates in various configurations, intricate digital systems capable of complex information processing are constructed.

The importance of digital logic lies in its ability to provide a reliable and scalable method for computation and control. By reducing complex information to simple binary states, digital systems can achieve high precision and are less susceptible to the noise and inaccuracies that can affect analog systems. This robustness is a key reason for the ubiquity of digital technology in contemporary life.

## 1.2 The Binary System: The Foundation of Digital Electronics

The binary system, also known as the base-2 numeral system, is the fundamental language of digital electronics.<sup>3</sup> It uses only two symbols, 0 and 1, to represent all numeric values.<sup>3</sup> This choice is not arbitrary but is deeply rooted in the physical characteristics of electronic circuits. Early electronic components, and indeed modern transistors, can reliably exist in one of two distinct states: ON or OFF, conducting or non-conducting, high voltage or low voltage.<sup>5</sup>

In a physical circuit, these binary states (0 and 1) correspond to tangible electrical properties. For instance, a logical '0' might be represented by a low voltage level (e.g.,

O volts or a voltage close to the circuit's ground potential), signifying the "OFF" state or the absence of a strong electrical signal.² Conversely, a logical '1' is typically represented by a higher voltage level (e.g., +3.3 volts or +5 volts relative to ground), signifying the "ON" state or the presence of a distinct electrical signal.² This clear distinction between two states makes it straightforward for electronic components like transistors to represent, process, and differentiate binary information with high fidelity.<sup>6</sup> The inherent stability and ease of distinguishing these two states in hardware made the binary system the most practical and efficient numerical system for digital electronics.² This simplicity in representing information forms the basis for the reliability and robustness of digital computations, as it minimizes the chances of misinterpreting a signal due to electrical noise or minor fluctuations in voltage, a significant advantage over systems that might attempt to use multiple voltage levels to represent more digits within a single signal path.<sup>6</sup>

To illustrate how familiar decimal numbers are represented in binary, consider the following table:

Table 1.1: Binary Representation of Decimal Numbers (0-15)

| Decimal | Binary (4-bit) |
|---------|----------------|
| 0       | 0000           |
| 1       | 0001           |
| 2       | 0010           |
| 3       | 0011           |
| 4       | 0100           |
| 5       | 0101           |
| 6       | 0110           |
| 7       | 0111           |
| 8       | 1000           |

| 9  | 1001 |
|----|------|
| 10 | 1010 |
| 11 | 1011 |
| 12 | 1100 |
| 13 | 1101 |
| 14 | 1110 |
| 15 | 1111 |

This translation is fundamental to understanding how digital systems count, store data, and perform arithmetic.

## 1.3 Bits and Bytes

The most fundamental unit of information in digital computing is the **bit**, an abbreviation for "binary digit". A single bit can represent one of two states, either a 0 or a 1. While a single bit conveys limited information, grouping bits together allows for the representation of more complex data.

A byte is a standard group of 8 bits.2 This grouping is widely adopted in computing to represent characters (like letters and symbols via encoding schemes such as ASCII or Unicode), numbers, and instructions. The power of binary representation lies in its scalability: each additional bit added to a group doubles the amount of unique information that can be represented.2

#### For example:

- 1 bit can represent 21=2 states (0, 1).
- 2 bits can represent 22=4 states (00, 01, 10, 11).
- 3 bits can represent 23=8 states (000 to 111).
- An 8-bit byte can represent 28=256 different states.

This exponential increase in representational power is a crucial factor enabling digital systems to handle vast quantities of information and perform highly complex computations, despite being constructed from simple two-state logic.<sup>2</sup> Modern Central Processing Units (CPUs) operate on data in multiples of bytes; for instance, a 32-bit system processes data in chunks of 4 bytes (32 bits) per clock cycle, while a

64-bit system processes 8 bytes (64 bits) simultaneously.<sup>2</sup> This capacity for parallel processing of larger bit groups directly contributes to the computational speed and power of contemporary digital devices.

# Section 2: Logic Gates - The Building Blocks

At the heart of digital logic are elementary components known as logic gates. These are the fundamental units that perform logical operations on binary inputs to produce a single binary output.

## 2.1 Introduction to Logic Gates

Logic gates are electronic circuits, typically composed of an assembly of transistors, that implement basic logical functions derived from Boolean algebra.<sup>2</sup> Each gate has one or more input terminals and a single output terminal. The value of the output (either a 0 or a 1) is uniquely determined by the logical relationship between the current values present at its inputs.<sup>7</sup> These gates are the essential building blocks from which all digital circuits, no matter how complex, are constructed. They control the flow of electrical current based on the input signals, effectively making decisions at a fundamental electronic level.<sup>2</sup>

#### 2.2 Basic Gates

Three logic gates are considered fundamental because their functions are the simplest and can be combined to create more complex operations: AND, OR, and NOT.

#### 2.2.1 AND Gate

The AND gate implements logical conjunction.

- **Function:** The AND gate produces a HIGH (1) output *only if all* of its inputs are HIGH (1). If any input is LOW (0), the output will be LOW (0).
- Boolean Expression: For inputs A and B, the output Y is given by Y=A·B. This can also be written as Y=A AND B, \$Y = A \text{ & } B\$, or Y=A ∧ B.<sup>9</sup>
- **Symbol:** The standard ANSI (American National Standards Institute) or 'military' symbol for an AND gate has a straight input side and a D-shaped output side. The IEC (International Electrotechnical Commission) or 'rectangular' symbol is a rectangle with '&' inside.<sup>9</sup>

#### • Truth Table:

| А | В | Y=A·B |
|---|---|-------|
| 0 | 0 | 0     |

| 0 | 1 | 0 |
|---|---|---|
| 1 | 0 | 0 |
| 1 | 1 | 1 |

## (Truth table based on [9])

#### 2.2.2 OR Gate

The OR gate implements logical disjunction.

- **Function:** The OR gate produces a HIGH (1) output *if one or more* of its inputs are HIGH (1). The output is LOW (0) only if all inputs are LOW (0).
- **Boolean Expression:** For inputs A and B, the output Y is given by Y=A+B. This can also be written as Y=A OR B or Y=A V B.<sup>7</sup>
- **Symbol:** The ANSI symbol for an OR gate has a curved input side and a pointed, shield-like output side. The IEC symbol is a rectangle with '≥1' inside, indicating that at least one input must be high for the output to be high.<sup>10</sup>
- Truth Table:

| A | В | Y=A+B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 1     |

(Truth table based on [7])

2.2.3 NOT Gate (Inverter)

The NOT gate, also known as an inverter, implements logical negation.

- **Function:** The NOT gate is a single-input device that produces an output that is the *complement* (logical opposite) of its input. If the input is HIGH (1), the output is LOW (0), and if the input is LOW (0), the output is HIGH (1).<sup>13</sup>
- **Boolean Expression:** For input A, the output Y is given by Y=A. This can also be written as Y=A', Y=NOT A, or Y= $\neg$ A.<sup>13</sup>
- **Symbol:** The ANSI symbol for a NOT gate is a triangle pointing towards the output, with a small circle (called an "inversion bubble") at its tip where it meets the output line. The IEC symbol is a rectangle with '1' as input and an output with the inversion indicator (a small right-angled symbol pointing outwards). The inversion bubble is a key feature, denoting signal inversion, and can appear on inputs or outputs of other gate symbols as well. Signal inversion in the control of the control o
- Truth Table:

| A | Y=A |
|---|-----|
| 0 | 1   |
| 1 | 0   |

(Truth table based on [13])

#### 2.3 Universal Gates

Certain logic gates are termed "universal gates" because they possess a remarkable property: any other logic gate (AND, OR, NOT) and, by extension, any arbitrary Boolean function or digital circuit, can be constructed using *only* gates of that universal type. This characteristic is of profound importance in digital electronics, as it allows for significant simplification and standardization in the design and manufacturing of integrated circuits. If a manufacturer can perfect the production of a single type of universal gate, they can, in principle, create any digital system. The two universal gates are NAND and NOR. This capability leads to efficiencies in circuit design and fabrication, potentially reducing costs and simplifying inventory.

#### 2.3.1 NAND Gate

The NAND gate (NOT-AND) is an AND gate followed by a NOT gate.

• Function: The NAND gate produces a LOW (0) output only if all of its inputs are

- HIGH (1). If any input is LOW (0), the output is HIGH (1).17
- Boolean Expression: For inputs A and B, the output Y is Y=A·B.<sup>17</sup>
- **Symbol:** The ANSI symbol is an AND gate shape with an inversion bubble on the output. The IEC symbol is an AND gate symbol (rectangle with '&') with an inversion indicator on the output line.<sup>10</sup>

#### • Truth Table:

| Α | В | Y=A·B |
|---|---|-------|
| 0 | 0 | 1     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 0     |

## (Truth table based on [17, 19])

## • Universality:

- $\circ$  **NOT from NAND:** Connect both inputs of a NAND gate to the single input signal A. The output is  $A \cdot A = A$ . <sup>16</sup>
- AND from NAND: Pass the output of a NAND gate (whose inputs are A and B) through a second NAND gate configured as an inverter. The output is (A·B)=A·B.<sup>16</sup> This requires two NAND gates.
- OR from NAND: Invert input A using a NAND inverter (A) and invert input B using another NAND inverter (B). Feed these inverted signals into a third NAND gate. The output is (A·B). By De Morgan's theorem, (A·B)=A+B=A+B.<sup>16</sup> This requires three NAND gates.

#### 2.3.2 NOR Gate

The NOR gate (NOT-OR) is an OR gate followed by a NOT gate.

- Function: The NOR gate produces a HIGH (1) output only if all of its inputs are LOW (0). If any input is HIGH (1), the output is LOW (0). 18
- Boolean Expression: For inputs A and B, the output Y is Y=A+B. 18
- Symbol: The ANSI symbol is an OR gate shape with an inversion bubble on the

output. The IEC symbol is an OR gate symbol (rectangle with '≥1') with an inversion indicator on the output line.<sup>10</sup>

#### • Truth Table:

| A | В | Y=A+B |
|---|---|-------|
| 0 | 0 | 1     |
| 0 | 1 | 0     |
| 1 | 0 | 0     |
| 1 | 1 | 0     |

(Truth table based on [18, 21])

## • Universality:

- NOT from NOR: Connect both inputs of a NOR gate to the single input signal A. The output is A+A=A.<sup>21</sup>
- OR from NOR: Pass the output of a NOR gate (whose inputs are A and B) through a second NOR gate configured as an inverter. The output is (A+B)=A+B.<sup>21</sup> This requires two NOR gates.
- o **AND from NOR:** Invert input A using a NOR inverter (A) and invert input B using another NOR inverter (B). Feed these inverted signals into a third NOR gate. The output is (A+B). By De Morgan's theorem, (A+B)=A⋅B=A⋅B.<sup>21</sup> This requires three NOR gates.

## 2.4 Other Important Gates

Beyond the basic and universal gates, other gates with specific logical functions are crucial in digital design, particularly for arithmetic and comparative operations.

#### 2.4.1 XOR Gate (Exclusive OR)

The XOR gate is notable for its role in detecting differences between inputs.

• **Function:** The XOR gate produces a HIGH (1) output *if its inputs are different* (one is HIGH and the other is LOW). If both inputs are the same (both HIGH or both LOW), the output is LOW (0).<sup>23</sup> For multiple inputs, the output is HIGH if an odd

number of inputs are HIGH.<sup>23</sup>

- Boolean Expression: For inputs A and B, the output Y is Y=A⊕B. This can be expanded to Y=AB+AB.<sup>23</sup>
- **Symbol:** The ANSI symbol is an OR gate shape with an additional curved line on the input side. The IEC symbol is a rectangle with '=1' inside, indicating the output is 1 when exactly one input is 1 (for two inputs).<sup>10</sup>
- Truth Table:

| А | В | Y=A⊕B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 0     |

## (Truth table based on [23])

The XOR gate is fundamental in arithmetic circuits like adders (for the sum bit) and in error detection/correction schemes like parity checkers.<sup>23</sup>

#### 2.4.2 XNOR Gate (Exclusive NOR)

The XNOR gate, often called an "equivalence gate," is the complement of the XOR gate.

- **Function:** The XNOR gate produces a HIGH (1) output *if its inputs are the same* (both HIGH or both LOW). If the inputs are different, the output is LOW (0).<sup>26</sup> For multiple inputs, it outputs HIGH if an even number of inputs are HIGH.<sup>26</sup>
- **Boolean Expression:** For inputs A and B, the output Y is Y=A⊕B or Y=A⊙B. This can be expanded to Y=AB+AB.<sup>25</sup>
- **Symbol:** The ANSI symbol is an XOR gate shape with an inversion bubble on the output. The IEC symbol is an XOR gate symbol (rectangle with '=1') with an inversion indicator on the output line.<sup>10</sup>
- Truth Table:

| Α | В | Y=A⊕B |
|---|---|-------|
|---|---|-------|

| 0 | 0 | 1 |
|---|---|---|
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

## (Truth table based on [26])

The XNOR gate is used for equality comparison and in arithmetic circuits.<sup>25</sup>

The abstraction provided by logic gates, transforming complex transistor-level physics into simple, predictable logical operations, is a cornerstone of digital design.<sup>2</sup> Standardization of their symbols under bodies like ANSI/IEEE and IEC ensures that engineers worldwide can understand and design circuits consistently, much like a universal language.<sup>10</sup>

## 2.5 Summary of Logic Gates and Their Symbols

To effectively work with digital circuits, a clear understanding of each logic gate's function, its Boolean representation, and its graphical symbol is essential. The following table summarizes the key characteristics of the logic gates discussed. Note that two primary standards for symbols exist: the ANSI/IEEE symbols, often called "distinctive-shape" symbols, and the IEC 60617 symbols, which are typically rectangular.

**Table 2.1: Summary of Logic Gates** 

| Gate Name | ANSI/IEEE<br>Symbol<br>Description          | IEC Symbol<br>Description | Boolean<br>Expression<br>(2-input) | Truth Table (A,<br>B -> Y)    |
|-----------|---------------------------------------------|---------------------------|------------------------------------|-------------------------------|
| AND       | Flat input side,<br>D-shaped<br>output side | Rectangle with '&'        | Y=A·B                              | 00->0, 01->0,<br>10->0, 11->1 |

| OR   | Curved input<br>side, shield-like<br>pointed output<br>side      | Rectangle with<br>'≥1'                         | Y=A+B                   | 00->0, 01->1,<br>10->1, 11->1 |
|------|------------------------------------------------------------------|------------------------------------------------|-------------------------|-------------------------------|
| NOT  | Triangle pointing to output, with an inversion bubble at the tip | Rectangle with '1' at input, bubble at output  | Y=A (single<br>input A) | 0->1, 1->0                    |
| NAND | AND shape with<br>an inversion<br>bubble on the<br>output        | Rectangle with '&' and bubble at output        | Y=A·B                   | 00->1, 01->1,<br>10->1, 11->0 |
| NOR  | OR shape with<br>an inversion<br>bubble on the<br>output         | Rectangle with '≥1' and bubble at output       | Y=A+B                   | 00->1, 01->0,<br>10->0, 11->0 |
| XOR  | OR shape with<br>an extra curved<br>line on the input<br>side    | Rectangle with '=1'                            | Y=A⊕B                   | 00->0, 01->1,<br>10->1, 11->0 |
| XNOR | XOR shape with<br>an inversion<br>bubble on the<br>output        | Rectangle with<br>'=1' and bubble<br>at output | Y=A⊕B                   | 00->1, 01->0,<br>10->0, 11->1 |

(Symbol descriptions based on. 9 Boolean expressions and truth tables compiled from respective gate sections.)

This consolidated view aids in recognizing and differentiating the gates, which is crucial when analyzing or designing digital circuits. The choice of gate (e.g., XOR for arithmetic sum, XNOR for equality checking) is driven by the specific computational task the circuit needs to perform, highlighting how function dictates form in digital logic design.

# Section 3: Boolean Algebra – The Language of Logic

Boolean algebra provides the mathematical foundation for designing, analyzing, and

simplifying digital logic circuits. It is the formal language used to describe the behavior of logic gates and the relationships between binary variables.

## 3.1 Introduction to Boolean Algebra

Boolean algebra, conceived by George Boole in the 19th century, is a branch of algebra in which the variables are restricted to two possible truth values: TRUE (commonly represented as 1) and FALSE (commonly represented as 0).<sup>28</sup> These values directly correspond to the binary states used in digital electronics.<sup>1</sup> The fundamental operations in Boolean algebra are:

- Logical AND (Conjunction): Represented by a dot (·) or sometimes by no operator (e.g., AB). The expression A·B is TRUE (1) only if both A AND B are TRUE (1).
- Logical OR (Disjunction): Represented by a plus sign (+). The expression A+B is TRUE (1) if A OR B (or both) are TRUE (1).
- Logical NOT (Negation or Complement): Represented by an overbar (e.g., A), a prime symbol (e.g., A'), or a tilde (e.g., ~A). The expression A is TRUE (1) if A is FALSE (0), and vice-versa.

This algebraic system allows for the manipulation of two-state signals to implement various logic functions, forming the theoretical underpinning of all digital computation.<sup>29</sup>

#### 3.2 Boolean Postulates and Basic Identities

Boolean algebra is built upon a set of fundamental axioms or postulates, which are statements assumed to be true without proof, and from which other laws and theorems are derived. These include basic operations with 0 and 1 <sup>28</sup>:

- 0.0=0
- 0.1=0
- 1.0=0
- 1.1=1
- 0+0=0
- 0+1=1
- 1+0=1
- 1+1=1 (Note: In Boolean algebra, this means "TRUE OR TRUE is TRUE", not arithmetic addition)
- 0=1
- 1=0

These postulates establish the behavior of the logical operations with the binary constants.

## 3.3 Laws and Theorems of Boolean Algebra

Several laws and theorems provide the rules for manipulating Boolean expressions. These are instrumental in simplifying complex expressions, which in turn leads to simpler, more efficient logic circuits. The primary laws are summarized below <sup>28</sup>:

Table 3.1: Key Boolean Algebra Laws and Theorems

| Law Name         | Additive Form (OR)  | Multiplicative Form (AND) | Description                                                               |
|------------------|---------------------|---------------------------|---------------------------------------------------------------------------|
| Identity         | A+O=A               | A·1=A                     | Adding 0 or ANDing with 1 leaves the variable unchanged.                  |
| Annulment (Null) | A+1=1               | A·0=0                     | Adding 1 results in 1; ANDing with 0 results in 0.                        |
| Idempotent       | A+A=A               | A·A=A                     | ORing or ANDing a variable with itself yields the variable.               |
| Complement       | A+A=1               | A·A=O                     | A variable ORed with its complement is 1; ANDed with its complement is 0. |
| Commutative      | A+B=B+A             | A·B=B·A                   | The order of operands does not affect the result.                         |
| Associative      | (A+B)+C=A+(B+C)     | (A·B)·C=A·(B·C)           | Grouping of operands does not affect the result.                          |
| Distributive     | A·(B+C)=(A·B)+(A·C) | A+(B·C)=(A+B)·(A+C)       | One operation can be distributed over another.                            |

| Absorption  | A+(A·B)=A | A·(A+B)=A | Simplifies expressions where a variable is combined with itself and another. |
|-------------|-----------|-----------|------------------------------------------------------------------------------|
| Involution  |           | (A)=A     | Double negation cancels out.                                                 |
| De Morgan's | (A+B)=A·B | (A·B)=A+B | Defines the complement of a sum or product.                                  |

These laws are the fundamental tools for algebraic simplification of logic circuits. Mastering them allows designers to reduce circuit complexity, potentially leading to fewer gates, lower manufacturing costs, reduced power consumption, and faster operational speeds. De Morgan's theorems are particularly vital for understanding the behavior of universal NAND and NOR gates and for converting expressions between Sum-of-Products (SOP) and Product-of-Sums (POS) forms. This duality, where an OR-like operation with inversion (NOR) can be related to AND-like operations with inverted inputs, and vice-versa for NAND, is a powerful concept that underpins much of logic design flexibility.

## 3.4 Simplification of Boolean Expressions

One of the primary applications of Boolean algebra in digital logic is the simplification of Boolean expressions. A simplified expression usually translates to a logic circuit with fewer gates and/or inputs, leading to reduced cost, size, power consumption, and propagation delay.

## 3.4.1 Algebraic Manipulation

This method involves applying the laws and theorems of Boolean algebra directly to an expression to reduce it to its simplest form. This often requires recognizing patterns, factoring terms, and systematically applying identities.

**Example 1:** Simplify Y=AB+A(B+C)+B(B+C)

- 1. Y=AB+AB+AC+BB+BC (Distributive law on second and third terms) 30
- 2. Y=AB+AB+AC+B+BC (Idempotent law: BB=B) 30
- 3. Y=AB+AC+B+BC (Idempotent law: AB+AB=AB) 30
- 4. Y=AB+AC+B (Absorption law: B+BC=B(1+C)=B·1=B) 30
- 5. Y=B+AC (Absorption law: AB+B=B(A+1)=B·1=B. Then re-arranging using

## **Example 2:** Simplify $F=A\cdot(A+B)+(B+A\cdot A)\cdot(A+B)$

- 1.  $F=A\cdot A+A\cdot B+(B+A)\cdot (A+B)$  (Distributive law, Idempotent law  $A\cdot A=A$ ) <sup>31</sup>  $F=A+A\cdot B+(B\cdot A+B\cdot B+A\cdot A+A\cdot B)$  (Distributive law again)
- 2. F=A+A·B+A·B+O+A+A·B (Complement law B·B=O, Idempotent law A·A=A) 31
- 3.  $F=A+A\cdot B+A\cdot B+A+A\cdot B$  (Identity law X+0=X)
- 4.  $F=(A+A)+(A\cdot B+A\cdot B)+A\cdot B$  (Commutative/Associative laws to group terms)
- 5. F=A+A·B+A·B (Idempotent law A+A=A, A·B+A·B=A·B) 31
- 6.  $F=A\cdot(1+B)+A\cdot B$  (Factoring A from first two terms, Identity A=A·1)
- 7. F=A·1+A·B (Annulment law 1+B=1) 31
- 8. F=A+A·B (Identity law A·1=A) 31
- 9.  $F=A\cdot(1+B)$  (Factoring A)
- 10. F=A·1 (Annulment law 1+B=1) 31
- 11. F=A (Identity law A·1=A) 31

These examples demonstrate how the systematic application of Boolean laws can significantly reduce complex expressions. The direct link between these algebraic simplifications and more efficient physical circuits is a powerful driver for their use. Fewer terms or variables in an expression generally mean fewer physical gates and connections in the hardware implementation.

## 3.4.2 Introduction to Karnaugh Maps (K-Maps)

For expressions involving a small number of variables (typically 2 to 5), Karnaugh Maps (K-Maps) offer a graphical and more systematic method for simplification.30 A K-map is a visual representation of a truth table, arranged as an array of cells where each cell corresponds to a unique combination of input variable values (a minterm or maxterm).

- **Structure:** The cells are arranged in a specific order (Gray code sequence) such that any two adjacent cells (horizontally or vertically, including wrap-around adjacency) differ in the value of only one variable. This adjacency is key to simplification.<sup>30</sup>
  - A 2-variable K-map has 22=4 cells.
  - A 3-variable K-map has 23=8 cells.
  - A 4-variable K-map has 24=16 cells.
- **Mapping:** To simplify a Sum-of-Products (SOP) expression, a '1' is placed in each K-map cell corresponding to a product term (minterm) present in the expression. 'O's are placed in the remaining cells (or left blank).
- **Grouping:** The core of K-map simplification involves grouping adjacent cells containing '1's. Groups must be rectangular and contain a number of cells that is a power of two (1, 2, 4, 8, etc.). The goal is to create the largest possible groups to

cover all the '1's, with the fewest number of groups. Groups can overlap.30

- **Deriving Simplified Expression:** Each group of '1's corresponds to a simplified product term. The variables that remain constant within a group form the term. For example, if a group in a 3-variable (A, B, C) map has A=1, B changes, and C=0, the term is AC. The final simplified SOP expression is the OR sum of all such terms derived from the groups.<sup>30</sup>
- "Don't Care" Conditions: In some applications, certain input combinations may never occur or their output value is irrelevant. These are called "don't care" conditions and are marked with an 'X' in the K-map. "Don't cares" can be included in groups of '1's if they help form larger groups (and thus simpler terms), or they can be ignored.<sup>30</sup>

K-maps provide a more visual and often less error-prone method than algebraic manipulation for a limited number of variables, serving as a standard tool in introductory digital logic design. The formal, systematic nature of Boolean algebra and methods like K-maps is what enables the development of Computer-Aided Design (CAD) tools. These tools can automatically synthesize, optimize, and verify complex digital circuit designs, tasks that would be extraordinarily difficult and time-consuming if performed manually for circuits containing thousands or millions of gates.

# 3.5 Representing Logic Circuits with Boolean Expressions

There is a direct correspondence between logic circuits and Boolean expressions. Any combinational logic circuit can be uniquely described by a Boolean expression, and conversely, any Boolean expression can be implemented using an arrangement of logic gates.<sup>30</sup>

To derive the Boolean expression from a given logic circuit, one typically starts from the input side and works towards the output, writing down the expression for each gate's output in terms of its inputs.

For example, consider a circuit where inputs C and D are fed into an AND gate, the output of this AND gate is then ORed with input B, and finally, the result of this OR operation is ANDed with input A.

- 1. Output of the first AND gate: C·D
- 2. Output of the OR gate: B+(C·D)
- 3. Output of the final AND gate (which is the circuit's output Y):  $Y=A\cdot (B+(C\cdot D))^{30}$

This process allows for the mathematical analysis of a circuit's behavior. Once the Boolean expression is obtained, it can then be simplified using the techniques discussed earlier, and the simplified expression can be used to implement a more efficient version of the same logic circuit. This translation between graphical circuit

diagrams and algebraic expressions is fundamental for both circuit analysis (understanding an existing circuit) and circuit synthesis (designing a new circuit to meet a specific logical requirement).

# **Section 4: Introduction to Combinational Logic Circuits**

Digital logic circuits are broadly classified into two main categories: combinational and sequential. This section focuses on combinational logic circuits, which form the basis for many arithmetic and data manipulation operations in digital systems.

#### 4.1 Definition and Characteristics of Combinational Circuits

A combinational logic circuit is a type of digital circuit where the output at any given instant is determined *exclusively* by the current combination of its input values.<sup>32</sup> A key characteristic of combinational circuits is that they are **memoryless**; they do not possess any storage elements, and therefore, past input values have no influence on the present output.<sup>34</sup> If the input values change, the output will change accordingly after a propagation delay inherent in the gates, but the new output will still depend only on the new set of inputs.

Other important characteristics of combinational circuits include 34:

- **Deterministic:** For a specific set of input values, a combinational circuit will always produce the same output.
- No Feedback Loops: The output signals are not fed back to become input signals to the same or earlier stages within the circuit. This makes them open-loop systems.<sup>33</sup>
- **Speed:** Generally, combinational circuits operate faster than sequential circuits because their output does not depend on clock cycles or stored states (though their inputs might be synchronized by a clock from a sequential system).
- **Simpler Design:** Compared to sequential circuits, their design can be more straightforward as it primarily involves connecting logic gates to implement Boolean functions.
- Implementation: They are constructed using basic logic gates like AND, OR, NOT, NAND, and NOR.

Examples of combinational logic circuits include adders, subtractors, multiplexers, demultiplexers, encoders, and decoders.<sup>34</sup>

## 4.2 Designing Simple Combinational Circuits

The design of combinational circuits typically involves understanding the required

logical function, deriving a truth table that describes this function, writing Boolean expressions from the truth table, simplifying these expressions, and then implementing the simplified expressions using logic gates.

#### 4.2.1 Half Adder

The half adder is the simplest arithmetic circuit, designed to add two single binary bits.

- Operation: It takes two binary inputs, typically denoted as A and B (augend and addend bits).
- Outputs: It produces two binary outputs:
  - Sum (S): The least significant bit of the addition result.
  - Carry (C): The carry-out bit generated if both inputs are 1. 35
- Truth Table: Table 4.1: Half Adder Truth Table

| A | В | Sum (S) | Carry (C) |
|---|---|---------|-----------|
| 0 | 0 | 0       | 0         |
| 0 | 1 | 1       | 0         |
| 1 | 0 | 1       | 0         |
| 1 | 1 | 0       | 1         |

## (Based on [35])

- Boolean Expressions: From the truth table:
  - o Sum (S) = AB+AB=A⊕B
  - $\circ$  Carry (C) = A·B <sup>35</sup>
- Logic Diagram: A half adder is implemented using one XOR gate to produce the Sum output and one AND gate to produce the Carry output.<sup>35</sup>

The half adder is suitable for adding the least significant bits of two binary numbers, where there is no incoming carry from a previous stage.<sup>35</sup>

#### 4.2.2 Full Adder

To perform addition for bits other than the least significant ones, an incoming carry from the previous bit addition must be considered. The full adder is designed for this purpose.

- Operation: A full adder adds three single binary bits: two input bits (A and B) and an incoming carry bit (denoted as Cin or Cin) from a less significant stage of addition.<sup>37</sup>
- Outputs: It produces two binary outputs:
  - **Sum (S):** The result of the three-bit addition.
  - Carry-out (Cout or Cout): The carry bit generated from this addition, to be passed to the next more significant stage. <sup>37</sup>
- Truth Table: Table 4.2: Full Adder Truth Table

| Α | В | Cin | Sum (S) | Cout |
|---|---|-----|---------|------|
| 0 | 0 | 0   | 0       | 0    |
| 0 | 0 | 1   | 1       | 0    |
| 0 | 1 | 0   | 1       | 0    |
| 0 | 1 | 1   | 0       | 1    |
| 1 | 0 | 0   | 1       | 0    |
| 1 | 0 | 1   | 0       | 1    |
| 1 | 1 | 0   | 0       | 1    |
| 1 | 1 | 1   | 1       | 1    |

## (Based on [35, 37])

- Boolean Expressions: Derived from the truth table (often using K-maps for simplification <sup>37</sup>):
  - Sum (S) = ABCin+ABCin+ABCin+ABCin=A⊕B⊕Cin
  - Carry-out (Cout) = ABCin+ABCin+ABCin+ABCin=(A⋅B)+(Cin⋅(A⊕B))
     Alternatively, Cout=A⋅B+A⋅Cin+B⋅Cin <sup>35</sup>
- Logic Diagram: A full adder can be implemented using AND, OR, and XOR gates based on its Boolean expressions. A common and insightful implementation

involves connecting two half adders and an OR gate.<sup>35</sup> The first half adder adds A and B to produce an intermediate sum (S1) and carry (C1). The second half adder adds S1 and Cin to produce the final Sum (S) and another carry (C2). The final Carry-out (Cout) is obtained by ORing C1 and C2.<sup>35</sup> This hierarchical construction demonstrates a core principle in digital design: building complex modules from simpler, pre-defined ones.

#### 4.2.3 Multiplexers (MUX)

A multiplexer, often abbreviated as MUX, is a combinational circuit that acts as a digital switch or data selector.39

• Operation: It has multiple data input lines, a set of control inputs called select lines, and a single output line. Based on the binary value applied to the select lines, the MUX selects one of its data input lines and routes the data from that selected line to the single output line.<sup>39</sup> If there are 2n data input lines, then n select lines are required to uniquely address each input line.<sup>39</sup> For example, a MUX with 4 data inputs requires 2 select lines. Multiplexers are also known as N-to-1 selectors or parallel-to-serial converters.<sup>39</sup>

## • Types and Expressions:

o 2x1 MUX:

■ Inputs: 2 data lines (IO,I1), 1 select line (S).

Output: 1 line (Y).

Operation: If S=0, Y=I0. If S=1, Y=I1.
 Boolean Expression: Y=S·I0+S·I1.<sup>39</sup>

■ Table 4.3: 2x1 MUX Truth Table (Functional)

| S | Output Y |
|---|----------|
| 0 | 10       |
| 1 | l1       |

(Based on [39])

- \* \*\*4x1 MUX:\*\*
- \* Inputs: 4 data lines (<span class="math-inline">I\\_0, I\\_1, I\\_2, I\\_3</span>), 2 select lines (<span class="math-inline">S\\_1, S\\_0</span>).
  - \* Output: 1 line (Y).

- \* Operation: The binary value of <span class="math-inline">S\\_1S\\_0</span> selects the input: 00 selects <span class="math-inline">I\\_0</span>, 01 selects <span class="math-inline">I\\_1</span>, 10 selects <span class="math-inline">I\\_2</span>, 11 selects <span class="math-inline">I\\_3</span>.
- \* Boolean Expression: <span class="math-inline">Y \=  $\c S_1\$  \overline\{S\\_1\}\\ 0\\\_1 \+ S\\_1\\\ 0\\\_2 \+ S\\_1\\\ 0\\\_3</span>.[39]
  - \* \*\*Table 4.4: 4x1 MUX Truth Table (Functional)\*\*

| S1 | so | Output Y |
|----|----|----------|
| 0  | 0  | 10       |
| 0  | 1  | 11       |
| 1  | 0  | 12       |
| 1  | 1  | 13       |

(Based on [39])

 Logic Diagram: Multiplexers are typically implemented using AND gates (to select inputs based on select lines) and an OR gate (to combine the selected input onto the output line), along with NOT gates for inverting select lines as needed.<sup>40</sup>

The design of these combinational circuits—adders for arithmetic and multiplexers for data selection—is directly driven by fundamental computational and data-handling requirements. Their internal logic is precisely tailored to perform these tasks efficiently. Multiplexers, in particular, exhibit a high degree of versatility; it's possible to implement any combinational logic function using multiplexers, showcasing their power as building blocks, especially in programmable logic devices.<sup>39</sup>

# **Section 5: Introduction to Sequential Logic Circuits**

While combinational circuits provide outputs based solely on current inputs, many

digital systems require the ability to store information and make decisions based on past events. This capability is provided by sequential logic circuits.

## 5.1 Definition and Characteristics of Sequential Circuits

A sequential logic circuit is a type of digital circuit whose output depends not only on the present values of its input signals but also on the **past sequence of inputs**, or more precisely, on the **current state** of the circuit which has been determined by those past inputs.<sup>41</sup> This "memory" of past events is the defining characteristic that distinguishes sequential circuits from combinational circuits.<sup>43</sup>

Key characteristics of sequential circuits include 42:

- **Memory Elements:** They contain memory elements (like latches or flip-flops) that can store binary information (the circuit's state).
- **Feedback:** The stored state information is typically fed back into the circuit's logic, influencing future outputs and state transitions.
- Clock Dependency (often): Many sequential circuits (synchronous ones) use a clock signal to control the timing of state changes, ensuring orderly operation.
- **State Transitions:** Their behavior can be described by state diagrams or state tables, which show how the circuit moves from one state to another based on inputs and the current state.<sup>44</sup>

Examples include counters, registers (which store data), and finite state machines that control complex sequences of operations.<sup>42</sup>

## 5.2 The Role of Memory: Latches and Flip-Flops

The ability of sequential circuits to "remember" past information is due to specialized memory elements called **latches** and **flip-flops**. These are fundamental building blocks capable of storing a single bit of binary data (a 0 or a 1). They are essentially bistable multivibrators, meaning they have two stable states and can remain in one of these states indefinitely until changed by an appropriate input signal.

The primary distinction between latches and flip-flops lies in how and when they respond to their inputs and control signals (often a clock signal) <sup>45</sup>:

Latches (Level-Triggered): A latch is sensitive to the *level* of its control signal (e.g., an enable input or a clock level). When the enable signal is asserted (e.g., HIGH), the latch becomes "transparent," meaning its output can change immediately in response to changes in its data inputs. When the enable signal is de-asserted (e.g., LOW), the latch "latches" or holds its current output value, ignoring further changes on its data inputs.<sup>45</sup>

Flip-Flops (Edge-Triggered): A flip-flop is sensitive only to the *transition* (or edge) of its control signal, which is typically a clock pulse. The output of an edge-triggered flip-flop changes state only at the precise moment of a specific clock transition – either the rising edge (LOW-to-HIGH transition) or the falling edge (HIGH-to-LOW transition). After the edge, the flip-flop's output remains constant even if the data inputs change, until the next triggering clock edge. This edge-triggering provides more precise control over state changes and is crucial for synchronizing operations in complex digital systems.

Common types of latches and flip-flops include 45:

- SR (Set-Reset): A basic type with two inputs: S (Set) to force the output to 1, and R (Reset) to force the output to 0. An SR latch is formed by cross-coupling two NAND or NOR gates.<sup>46</sup>
- D (Data): Has a single data input (D) and a clock/enable input. When triggered, the D flip-flop captures the value of the D input and stores it. It acts as a basic memory cell or delay element.<sup>45</sup>
- **JK:** A versatile flip-flop with J and K inputs. It can set (J=1, K=0), reset (J=0, K=1), hold the current state (J=0, K=0), or toggle the output (J=1, K=1) on a clock edge.<sup>45</sup>
- T (Toggle): Has a single input (T) and a clock input. If T is HIGH, the flip-flop changes (toggles) its state on each clock pulse. If T is LOW, it holds its state.<sup>45</sup>

## 5.3 Feedback in Sequential Circuits

Feedback is an indispensable characteristic of sequential circuits and is the mechanism that enables them to possess memory.<sup>44</sup> A feedback loop occurs when an output signal from some part of the circuit (often from a memory element like a flip-flop) is routed back to become an input to an earlier part of the circuit.<sup>47</sup>

This looped connection allows the circuit's current state (which is a result of past inputs and stored in the memory elements) to influence its next state and its current output. <sup>44</sup> For example, in an SR latch made from cross-coupled NOR gates, the output of each NOR gate is fed back as an input to the other NOR gate. <sup>45</sup> This feedback is what allows the latch to maintain its set or reset state even after the initial S or R input pulse is removed. Without feedback, the circuit would behave combinationally, with outputs solely dependent on the immediate external inputs. The presence of memory elements inherently implies feedback, as the stored state must be accessible to the logic that determines future states.

## 5.4 Types of Sequential Circuits (Briefly)

Sequential circuits are primarily categorized based on their timing behavior:

- Synchronous Sequential Circuits: In these circuits, all state transitions and operations are synchronized by a common, master clock signal.<sup>42</sup> The memory elements (flip-flops) are edge-triggered and update their states only on the active edge (rising or falling) of the clock pulse. This synchronized operation makes the circuit's behavior predictable and easier to design and analyze, as all internal changes occur in a coordinated manner.<sup>42</sup> Most complex digital systems, like microprocessors, are predominantly synchronous.
- Asynchronous Sequential Circuits: These circuits do not use a global clock signal to coordinate state changes. <sup>42</sup> Instead, state transitions can occur at any time, triggered directly by changes in the input signals. Asynchronous circuits can potentially be faster than synchronous ones because they don't have to wait for a clock edge. However, they are significantly more complex to design and are prone to timing problems like race conditions (where the circuit's behavior depends on slight differences in signal propagation delays) and hazards (unwanted transient output pulses). <sup>42</sup>

## 5.5 Combinational vs. Sequential Logic: Key Differences

Understanding the distinctions between combinational and sequential logic is crucial for grasping digital system design. The introduction of memory and the concept of "state" fundamentally alters how sequential circuits operate compared to their combinational counterparts. This reliance on past events, managed typically by a clock, introduces the dimension of *time* into the logic's behavior, a factor not present in purely combinational designs.

Table 5.1: Comparison of Combinational and Sequential Logic Circuits

| Feature           | Combinational Circuits                                     | Sequential Circuits                                                                            |
|-------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| Output Dependency | Depends <i>only</i> on current input values. <sup>34</sup> | Depends on current input values AND the past sequence of inputs (current state). <sup>42</sup> |
| Memory Element    | No memory elements present. <sup>34</sup>                  | Contains memory elements (latches, flip-flops) to store state information. <sup>42</sup>       |

| Feedback           | No feedback path from output to input. <sup>34</sup>                                                                      | Utilizes feedback paths from memory element outputs to logic inputs. <sup>44</sup>              |
|--------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Clocking           | Generally not clocked<br>(operation is asynchronous to<br>a system clock, though inputs<br>may be clocked). <sup>48</sup> | Typically clocked (especially synchronous circuits) to control state transitions. <sup>48</sup> |
| Complexity         | Generally simpler to design and analyze. <sup>48</sup>                                                                    | More complex to design and analyze due to state behavior and timing. <sup>48</sup>              |
| Speed of Operation | Output generated relatively quickly after input change. <sup>48</sup>                                                     | Operation speed is often limited by clock frequency and memory element delays. <sup>43</sup>    |
| Typical Examples   | Adders, multiplexers, decoders, encoders. <sup>34</sup>                                                                   | Counters, registers, finite state machines, memory units (RAM). <sup>43</sup>                   |

(Compiled from <sup>34</sup>)

The ability of sequential circuits to store state and transition between states based on inputs and the current state forms the practical basis for implementing *finite state machines (FSMs)*. FSMs are a powerful abstract model used in the design of a vast array of digital systems, from simple sequence controllers to the complex control units within microprocessors.<sup>42</sup>

# Section 6: Hardware Implementation of Logic Gates

Abstract logic gates and Boolean functions find their physical realization in electronic circuits built from transistors. Understanding this hardware level is key to appreciating how digital computation physically occurs.

#### 6.1 Transistors as Switches

Transistors are semiconductor devices that act as the fundamental active components in modern digital integrated circuits (ICs). In the context of digital logic, their primary role is that of an electrically controlled switch.<sup>49</sup> By applying a control voltage to one terminal of the transistor, the conductivity between its other two

terminals can be changed dramatically, allowing it to approximate an open or closed switch.<sup>49</sup>

- ON State (Closed Switch): When an appropriate control voltage is applied (e.g., to the gate of a MOSFET or base of a BJT), the transistor enters a conductive state (saturation region for BJTs, or the "on" state for MOSFETs). In this state, it allows current to flow readily between its main terminals (drain and source for MOSFETs, collector and emitter for BJTs), effectively acting like a closed switch.<sup>49</sup>
- **OFF State (Open Switch):** In the absence of the appropriate control voltage, the transistor is in a non-conductive state (cut-off region). It presents a very high resistance to current flow between its main terminals, acting like an open switch.<sup>49</sup>

These ON and OFF states directly correspond to the binary logic levels 0 and 1. For example, a transistor switching ON might connect a circuit node to ground (logic 0), while switching OFF might allow a resistor to pull that node up to a positive supply voltage (logic 1), or vice-versa depending on the circuit configuration.<sup>49</sup> The most common type of transistor used in modern digital logic is the MOSFET (Metal-Oxide-Semiconductor Field-Effect Transistor).<sup>51</sup>

## 6.2 CMOS Logic: The Dominant Technology

CMOS (Complementary Metal-Oxide-Semiconductor) technology is the prevailing approach for constructing digital logic gates in most contemporary ICs.<sup>51</sup> Its dominance stems from its very low static power consumption, good noise immunity, and scalability. CMOS logic utilizes a complementary pair of two types of MOSFETs: NMOS (N-channel MOSFET) and PMOS (P-channel MOSFET) transistors, to implement logic functions.<sup>52</sup>

#### 6.2.1 NMOS and PMOS Transistors

NMOS and PMOS transistors behave as switches controlled by their gate voltage, but they have complementary characteristics:

#### NMOS Transistor:

- Turns ON (conducts current between drain and source) when its gate-to-source voltage (VGS) is HIGH (specifically, when VGS exceeds a certain threshold voltage VT).<sup>51</sup>
- Is effective at pulling an output node LOW towards ground (logic 0). It is said to pass a "strong 0".<sup>52</sup>
- Is less effective at pulling an output node HIGH towards the positive supply voltage (VDD). It passes a "weak 1" (output voltage may only reach VDD-VT).<sup>52</sup>
- Due to its strong pull-down capability, NMOS transistors are primarily used to

form the **Pull-Down Network (PDN)** in CMOS logic gates, which connects the output to Ground (logic 0) when activated.<sup>51</sup>

#### PMOS Transistor:

- Turns ON (conducts current between source and drain) when its gate-to-source voltage (VGS) is LOW (specifically, when VGS is sufficiently negative, or its source-to-gate voltage VSG exceeds its threshold VT).<sup>52</sup>
- Is effective at pulling an output node HIGH towards VDD (logic 1). It passes a "strong 1".<sup>52</sup>
- Is less effective at pulling an output node LOW towards ground. It passes a "weak 0" (output voltage may only go down to |VT|).<sup>52</sup>
- Due to its strong pull-up capability, PMOS transistors are primarily used to form the **Pull-Up Network (PUN)** in CMOS logic gates, which connects the output to VDD (logic 1) when activated.<sup>51</sup>

The specific characteristics of NMOS (efficient at pulling down to logic '0') and PMOS (efficient at pulling up to logic '1') transistors directly dictate their respective roles in CMOS design. CMOS logic cleverly combines these complementary strengths to achieve robust switching and low power operation. In a CMOS gate, for any valid input combination, ideally either the PUN is ON and the PDN is OFF, or vice-versa. This ensures the output is always actively driven to either VDD or Ground, and critically, prevents a direct, low-resistance path from VDD to Ground in the steady state, which is the key to CMOS's low static power consumption.<sup>52</sup>

#### 6.2.2 CMOS Inverter (NOT Gate)

The simplest CMOS logic gate is the inverter.

Circuit: It consists of one PMOS transistor and one NMOS transistor. The source of the PMOS is connected to VDD, and its drain is connected to the output (Y). The source of the NMOS is connected to Ground, and its drain is also connected to the output (Y). The gates of both transistors are connected together to form the input (A).<sup>51</sup>

## • Operation:

- When input A is HIGH (logic 1, e.g., VDD): The NMOS transistor turns ON (as its VGS is high). The PMOS transistor turns OFF (as its VGS is 0, or VSG is low).
   The output Y is pulled LOW to Ground through the conducting NMOS transistor.<sup>51</sup>
- When input A is LOW (logic O, e.g., Ground): The NMOS transistor turns OFF (as its VGS is low). The PMOS transistor turns ON (as its VGS is low, or VSG is high). The output Y is pulled HIGH to VDD through the conducting PMOS transistor.<sup>51</sup> This configuration ensures that the output is always the

complement of the input.

#### 6.2.3 CMOS NAND Gate

A typical two-input CMOS NAND gate is constructed as follows:

- Pull-Down Network (PDN): Consists of two NMOS transistors connected in series between the output terminal (Y) and Ground. Both NMOS transistors must be ON (i.e., both inputs A and B must be HIGH) for the output Y to be pulled LOW.<sup>52</sup>
- Pull-Up Network (PUN): Consists of two PMOS transistors connected in parallel between VDD and the output terminal Y. If either PMOS transistor is ON (i.e., if either input A or B is LOW), the output Y will be pulled HIGH (assuming the PDN is OFF).<sup>52</sup>

## • Operation (Inputs A, B; Output Y):

- If A=0, B=0: Both PMOS\_A and PMOS\_B are ON (parallel path to VDD). Both NMOS\_A and NMOS\_B are OFF (series path to Ground is broken). Output Y is HIGH.
- If A=0, B=1: PMOS\_A is ON, PMOS\_B is OFF. NMOS\_A is OFF, NMOS\_B is ON.
   Series NMOS path is broken. Parallel PMOS path through PMOS\_A connects Y to VDD. Output Y is HIGH.
- If A=1, B=0: PMOS\_A is OFF, PMOS\_B is ON. NMOS\_A is ON, NMOS\_B is OFF.
   Series NMOS path is broken. Parallel PMOS path through PMOS\_B connects Y to VDD. Output Y is HIGH.
- If A=1, B=1: Both PMOS\_A and PMOS\_B are OFF. Both NMOS\_A and NMOS\_B are ON. Series NMOS path connects Y to Ground. Output Y is LOW. This behavior matches the NAND truth table: Y is LOW only when all inputs are HIGH.<sup>53</sup>

#### 6.2.4 CMOS NOR Gate

A typical two-input CMOS NOR gate has a different arrangement:

- Pull-Down Network (PDN): Consists of two NMOS transistors connected in parallel between the output terminal (Y) and Ground. If either NMOS transistor is ON (i.e., if either input A or B is HIGH), the output Y will be pulled LOW.<sup>52</sup>
- Pull-Up Network (PUN): Consists of two PMOS transistors connected in series between VDD and the output terminal Y. Both PMOS transistors must be ON (i.e., both inputs A and B must be LOW) for the output Y to be pulled HIGH.<sup>52</sup>
- Operation (Inputs A, B; Output Y):
  - If A=O, B=O: Both PMOS\_A and PMOS\_B are ON (series path to VDD). Both NMOS\_A and NMOS\_B are OFF (parallel paths to Ground are broken). Output Y is HIGH.
  - o If A=0, B=1: PMOS\_A is ON, PMOS\_B is OFF. NMOS\_A is OFF, NMOS\_B is ON.

- Series PMOS path is broken. Parallel NMOS path through NMOS\_B connects Y to Ground. Output Y is LOW.
- If A=1, B=0: PMOS\_A is OFF, PMOS\_B is ON. NMOS\_A is ON, NMOS\_B is OFF.
   Series PMOS path is broken. Parallel NMOS path through NMOS\_A connects Y to Ground. Output Y is LOW.
- If A=1, B=1: Both PMOS\_A and PMOS\_B are OFF. Both NMOS\_A and NMOS\_B are ON. Parallel NMOS paths connect Y to Ground. Output Y is LOW. This behavior matches the NOR truth table: Y is HIGH only when all inputs are LOW.<sup>54</sup>

A notable structural duality exists in CMOS gate design: for a NAND gate, the PDN uses series-connected NMOS transistors (reflecting the AND nature of the inputs needing to be simultaneously active to pull down), while its PUN uses parallel-connected PMOS transistors. Conversely, for a NOR gate, the PDN employs parallel-connected NMOS transistors (reflecting the OR nature where any active input pulls down), and its PUN uses series-connected PMOS transistors.<sup>52</sup> This structural inversion between PUN and PDN is a consistent pattern in CMOS design.

The extremely low static power consumption of CMOS logic is a primary driver for its widespread adoption in integrated circuits.<sup>52</sup> This power efficiency allows for the integration of millions, or even billions, of transistors onto a single semiconductor chip without generating excessive heat. This, in turn, has been a critical enabler for the continuous miniaturization and increasing complexity of modern electronic devices, a trend famously observed by Moore's Law.

# **Section 7: Conclusion and Next Steps**

This exploration has journeyed from the fundamental concept of binary representation in digital electronics to the intricate transistor-level construction of logic gates, touching upon the mathematical language of Boolean algebra and the functional distinctions between combinational and sequential circuits.

## 7.1 Recap of Key Concepts Learned

Digital logic forms the operational basis of virtually all modern electronic devices, relying on the **binary system** (Os and 1s) which maps effectively to the ON/OFF states of transistors. **Logic gates** (AND, OR, NOT, NAND, NOR, XOR, XNOR) are the elementary building blocks that perform logical operations based on these binary inputs. NAND and NOR gates stand out as **universal gates**, capable of implementing any other logic function.

**Boolean algebra** provides the mathematical framework for describing, analyzing, and simplifying logic circuits. Its laws and theorems, along with tools like Karnaugh maps, enable the optimization of circuit designs for efficiency and cost.

Digital circuits are broadly classified into **combinational logic circuits**, where outputs depend solely on current inputs (e.g., adders, multiplexers), and **sequential logic circuits**, where outputs depend on both current inputs and the circuit's past state, necessitating memory elements like **latches and flip-flops** and the use of **feedback**.

Finally, the physical realization of these logic gates is predominantly achieved using **CMOS technology**, which employs complementary pairs of NMOS and PMOS transistors acting as switches. The design of CMOS gates, such as inverters, NAND, and NOR gates, leverages the unique characteristics of these transistors to achieve low static power consumption and reliable operation.

#### 7.2 Pointers for Further Learning

The field of digital logic is vast and forms the foundation for many advanced topics in computer engineering and electronics. For those wishing to delve deeper, several avenues offer further exploration:

- More Complex Combinational Circuits: Investigate decoders, encoders, demultiplexers, comparators, and arithmetic logic units (ALUs).
- Deeper Dive into Sequential Circuits: Explore various types of flip-flops in detail, the design of registers (like shift registers), different types of counters (synchronous, asynchronous, ring, Johnson), and the formal design of finite state machines (Mealy and Moore models).
- Digital Design Tools and Hardware Description Languages (HDLs): Learn about industry-standard HDLs such as VHDL or Verilog, which are used to describe and simulate digital hardware. Gain familiarity with CAD tools used for logic synthesis, simulation, and FPGA/ASIC design.
- **Computer Architecture:** Understand how the digital logic principles discussed form the basis of microprocessor and microcontroller architecture, including data paths, control units, and memory organization.
- Memory Technologies: Study the different types of semiconductor memories like Static RAM (SRAM), Dynamic RAM (DRAM), ROM, EPROM, EEPROM, and Flash memory, and how they are constructed using digital logic principles.
- Advanced Topics: Explore areas like asynchronous circuit design challenges, low-power digital design techniques, testing and verification of digital circuits, and fault tolerance.

By building upon the foundational knowledge presented here, one can gain a comprehensive understanding of the intricate and fascinating world of digital electronics that powers our technological age.

#### Works cited

- www.ebsco.com, accessed June 4, 2025, <a href="https://www.ebsco.com/research-starters/computer-science/digital-logic#:~:text">https://www.ebsco.com/research-starters/computer-science/digital-logic#:~:text</a> =Digital%20logic%20is%20a%20fundamental,represented%20as%200%20and% 201.
- 2. Digital Logic | EBSCO Research Starters, accessed June 4, 2025, https://www.ebsco.com/research-starters/computer-science/digital-logic
- 3. byjus.com, accessed June 4, 2025, <a href="https://byjus.com/maths/binary-number-system/#:~:text=Binary%20Number%20">https://byjus.com/maths/binary-number-system/#:~:text=Binary%20Number%20</a> System%3A%20According%20to,with%202%20as%20a%20radix.
- 4. Binary Number System BYJU'S, accessed June 4, 2025, <a href="https://byjus.com/maths/binary-number-system/">https://byjus.com/maths/binary-number-system/</a>
- 5. www.quora.com, accessed June 4, 2025, https://www.quora.com/Why-is-binary-used-in-digital-electronics-instead-of-decimal-numbers-or-any-other-type-of-numbering-system#:~:text=The%20binary%20system%20is%20used,or%203.3V%20for%20CMOS).
- 6. Why Do Computers Use Binary YoungWonks, accessed June 4, 2025, https://www.youngwonks.com/blog/why-do-computers-use-binary
- 7. Logic Gates Types, Truth Table, Circuit, and Working, accessed June 4, 2025, <a href="https://www.electronicsforu.com/technology-trends/learn-electronics/basic-logic-qates-and-truth-tables">https://www.electronicsforu.com/technology-trends/learn-electronics/basic-logic-qates-and-truth-tables</a>
- 8. en.wikipedia.org, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/AND\_gate#:~:text=The%20AND%20gate%20is%20a, LOW%20(0)%20is%20outputted.">https://en.wikipedia.org/wiki/AND\_gate#:~:text=The%20AND%20gate%20is%20a, LOW%20(0)%20is%20outputted.</a>
- 9. AND gate Wikipedia, accessed June 4, 2025, https://en.wikipedia.org/wiki/AND\_gate
- Circuit Symbols: A Comprehensive Guide for Electronics Engineers Wevolver, accessed June 4, 2025, <a href="https://www.wevolver.com/article/circuit-symbols-a-comprehensive-guide-for-el">https://www.wevolver.com/article/circuit-symbols-a-comprehensive-guide-for-el</a>
- ectronics-engineers
  11. de-iitr.vlabs.ac.in, accessed June 4, 2025, https://de-iitr.vlabs.ac.in/exp/truth-table-gates/theory.html#:~:text=2)%20OR%20
- gate.to%20show%20the%20OR%20operation.
  12. Digital logic gates Spinning Numbers, accessed June 4, 2025, https://spinningnumbers.org/a/logic-gates.html
- 13. Logic NOT Gate Tutorial Electronics Tutorials, accessed June 4, 2025, <a href="https://www.electronics-tutorials.ws/logic/logic\_4.html">https://www.electronics-tutorials.ws/logic/logic\_4.html</a>
- 14. Types of Basic Logic Gates BYJU'S, accessed June 4, 2025, <a href="https://byjus.com/jee/basic-logic-gates/">https://byjus.com/jee/basic-logic-gates/</a>

- 15. Universal Logic Gates NAND Gate and NOR Gate Shiksha Online, accessed June 4, 2025,
  - https://www.shiksha.com/online-courses/articles/universal-logic-gate/
- 16. Universal gates | Spinning Numbers, accessed June 4, 2025, <a href="https://spinningnumbers.org/a/universal-gates.html">https://spinningnumbers.org/a/universal-gates.html</a>
- 17. NAND Gate: Truth Table, Symbol, 3Input Truth Table, Diagram & IC, accessed June 4, 2025, <a href="https://testbook.com/digital-electronics/nand-gate">https://testbook.com/digital-electronics/nand-gate</a>
- 18. NAND and NOR | Spinning Numbers, accessed June 4, 2025, https://spinningnumbers.org/a/logic-nand-nor.html
- 19. NAND Gate BYJU'S, accessed June 4, 2025, <a href="https://byjus.com/neet/nand-gate/">https://byjus.com/neet/nand-gate/</a>
- 20. Verification and interpretation of truth table for AND ... Virtual Labs, accessed June 4, 2025, <a href="https://de-iitr.vlabs.ac.in/exp/truth-table-gates/theory.html">https://de-iitr.vlabs.ac.in/exp/truth-table-gates/theory.html</a>
- 21. Logic NOR Gate Tutorial, accessed June 4, 2025, https://www.electronics-tutorials.ws/logic/logic 6.html
- 22. Universal Gates: NAND and NOR, accessed June 4, 2025, <a href="http://www.uop.edu.pk/ocontents/Lec-10-universal%20gates.pdf">http://www.uop.edu.pk/ocontents/Lec-10-universal%20gates.pdf</a>
- 23. XOR Gate Truth Table BYJU'S, accessed June 4, 2025, https://byjus.com/gate/xor-gate-truth-table/
- 24. XOR Gate Definition, Explanation, Truth Table and Analogy Shiksha Online, accessed June 4, 2025, https://www.shiksha.com/online-courses/articles/xor-gate/
- 25. XNOR Gates XOR KFUPM, accessed June 4, 2025, https://faculty.kfupm.edu.sa/coe/abouh/Lesson2 7.pdf
- 26. XNOR Gate: Truth Table & Boolean Expression | Vaia, accessed June 4, 2025, https://www.vaia.com/en-us/explanations/computer-science/computer-organisation-and-architecture/xnor-gate/
- 27. The Complete Guide to Electronic Component Schematic Symbols Allelco, accessed June 4, 2025, <a href="https://www.allelcoelec.com/blog/The-Complete-Guide-to-Electronic-Compone-nt-Schematic-Symbols.html">https://www.allelcoelec.com/blog/The-Complete-Guide-to-Electronic-Compone-nt-Schematic-Symbols.html</a>
- 28. Boolean Algebra Laws BYJU'S, accessed June 4, 2025, https://byjus.com/maths/boolean-algebra-laws/
- 29. Boolean Algebra Basics—An Overview of Boolean Logic Technical ..., accessed June 4, 2025, <a href="https://www.allaboutcircuits.com/technical-articles/boolean-basics/">https://www.allaboutcircuits.com/technical-articles/boolean-basics/</a>
- 30. www.pvpsiddhartha.ac.in, accessed June 4, 2025, <a href="https://www.pvpsiddhartha.ac.in/dep\_it/lecture%20notes/DSD/unit2.pdf">https://www.pvpsiddhartha.ac.in/dep\_it/lecture%20notes/DSD/unit2.pdf</a>
- 31. Boolean Expression Simplification, accessed June 4, 2025, <a href="https://sandbox.mc.edu/~bennet/cs110/boolalg/simple.html">https://sandbox.mc.edu/~bennet/cs110/boolalg/simple.html</a>
- 32. www.tutorialspoint.com, accessed June 4, 2025, <a href="https://www.tutorialspoint.com/digital-electronics/digital-electronics-combinational-circuits.htm">https://www.tutorialspoint.com/digital-electronics/digital-electronics-combinational-circuits.htm</a>:~:text=A%20combinational%20logic%20circuit%20is,past%20in <a href="put%20and%20output%20values.">put%20and%20output%20values.</a>
- Combinational Circuits in Digital Electronics Tutorialspoint, accessed June 4, 2025,
  - https://www.tutorialspoint.com/digital-electronics/digital-electronics-combinatio

#### nal-circuits.htm

- 34. Combinational Logic Circuits: What is it? Using Logic Gates ..., accessed June 4, 2025, <a href="https://testbook.com/electrical-engineering/combinational-logic-circuits">https://testbook.com/electrical-engineering/combinational-logic-circuits</a>
- 35. Half Adder and Full Adder Explained ALL ABOUT ELECTRONICS, accessed June 4, 2025,
  - https://www.allaboutelectronics.org/half-adder-and-full-adder-explained/
- 36. Adders and Subtractors in Digital Logic | GeeksforGeeks, accessed June 4, 2025, <a href="https://www.geeksforgeeks.org/adders-and-subtractors-in-digital-logic/">https://www.geeksforgeeks.org/adders-and-subtractors-in-digital-logic/</a>
- 37. Digital Electronics Laboratory IIT Guwahati, accessed June 4, 2025, <a href="https://www.iitg.ac.in/cseweb/vlab/Digital-System-Lab/fa\_lg.php?id=9">https://www.iitg.ac.in/cseweb/vlab/Digital-System-Lab/fa\_lg.php?id=9</a>
- 38. Full Adder: Definition & Truth Table | Vaia, accessed June 4, 2025, https://www.vaia.com/en-us/explanations/computer-science/algorithms-in-computer-science/full-adder/
- 39. Multiplexers in Digital Logic | GeeksforGeeks, accessed June 4, 2025, <a href="https://www.geeksforgeeks.org/multiplexers-in-digital-logic/">https://www.geeksforgeeks.org/multiplexers-in-digital-logic/</a>
- 40. The Multiplexer (MUX) and Multiplexing Tutorial Electronics Tutorials, accessed June 4, 2025, <a href="https://www.electronics-tutorials.ws/combination/comb">https://www.electronics-tutorials.ws/combination/comb</a> 2.html
- 41. testbook.com, accessed June 4, 2025, <a href="https://testbook.com/electrical-engineering/sequential-circuit#:~:text=A%20sequential%20logic%20circuit%20is,the%20past%20sequence%20of%20inputs.">https://testbook.com/electrical-engineering/sequential-circuit#:~:text=A%20sequential%20logic%20circuit%20is,the%20past%20sequence%20of%20inputs.</a>
- 42. Sequential Circuits: Definition, Types, Logic Circuits & Truth Table, accessed June 4, 2025, <a href="https://testbook.com/electrical-engineering/sequential-circuit">https://testbook.com/electrical-engineering/sequential-circuit</a>
- 43. Difference Between Combinational and Sequential Circuits Vedantu, accessed June 4, 2025, <a href="https://www.vedantu.com/jee-main/physics-difference-between-combinational-">https://www.vedantu.com/jee-main/physics-difference-between-combinational-</a>
- and-sequential-circuits
  44. Sequential logic circuits (Intro to Electrical Engineering) Vocab ..., accessed June 4, 2025,
  - https://library.fiveable.me/key-terms/introduction-electrical-systems-engineering-devices/sequential-logic-circuits
- 45. Flip-flop (electronics) Wikipedia, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/Flip-flop">https://en.wikipedia.org/wiki/Flip-flop</a> (electronics)
- 46. www.cs.ucr.edu, accessed June 4, 2025, <a href="https://www.cs.ucr.edu/~ehwang/courses/cs120b/flipflops.pdf">https://www.cs.ucr.edu/~ehwang/courses/cs120b/flipflops.pdf</a>
- 47. Chapter 3 Sequential, accessed June 4, 2025, <a href="https://kenny-designs.github.io/zim-websites/architecture/Midterm\_Review/Chapter 3 Sequential.html">https://kenny-designs.github.io/zim-websites/architecture/Midterm\_Review/Chapter 3 Sequential.html</a>
- 48. Know the Difference Between Combinational ... Jaro Education, accessed June 4, 2025, <a href="https://www.jaroeducation.com/blog/difference-between-combinational-and-se-quential-circuits/">https://www.jaroeducation.com/blog/difference-between-combinational-and-se-quential-circuits/</a>
- 49. Transistor as a Switch: Beginner's Guide to Digital Electronics, accessed June 4, 2025, <a href="https://www.magnetonn.in/content/transistor-as-switch.html">https://www.magnetonn.in/content/transistor-as-switch.html</a>
- 50. Creating Logic Gates using Transistors 101 Computing, accessed June 4, 2025, <a href="https://www.101computing.net/creating-logic-gates-using-transistors/">https://www.101computing.net/creating-logic-gates-using-transistors/</a>

- 51. CMOS Logic Gate | GeeksforGeeks, accessed June 4, 2025, https://www.geeksforgeeks.org/cmos-logic-gate/
- 52. CMOS Logic Gates Explained ALL ABOUT ELECTRONICS, accessed June 4, 2025, <a href="https://www.allaboutelectronics.org/cmos-logic-gates-explained/">https://www.allaboutelectronics.org/cmos-logic-gates-explained/</a>
- 53. esim.fossee.in, accessed June 4, 2025, <a href="https://esim.fossee.in/circuit-simulation-project/download/project-file/289">https://esim.fossee.in/circuit-simulation-project/download/project-file/289</a>
- 54. CMOS Gate Circuitry | Logic Gates | Electronics Textbook All About Circuits, accessed June 4, 2025,
  - https://www.allaboutcircuits.com/textbook/digital/chpt-3/cmos-gate-circuitry/